11.72 cm² SiC Wafer-scale Interconnected 64 kA PiN Diode

M. Snook¹,a, H. Hearne¹, T. McNutt², N. El-Hinnawy¹, V. Veliadis¹, B. Nechay¹, S. Woodruff¹, R. S. Howell¹, D. Giorgi³, J. White⁴,j, S. Davis⁴

¹Northrop Grumman Electronic Systems, 1212 Winterson Rd., Linthicum, MD 21090, USA
²Now with APEI Inc., 535 W Research Center Blvd. Suite 209, Fayetteville, AR 72701, USA
³Omnipulse Inc., 6355 Nancy Ridge Drive, San Diego, CA 92121, USA
⁴US Army TARDEC, 6501 E. 11 Mile Road, Warren, MI 48397-5000, USA

¹amegan.snook@ngc.com, ²aph. 410-765-4743 (corresponding author), jjoseph.white2@us.army.mil

Abstract

To meet the large current handling requirements of modern power conditioning systems, paralleling of a large number of devices is required. This increases cost and complexity through dicing, soldering, and forming multiple wire bonds. Furthermore, paralleling discrete devices increases package volume/weight and reduces power density. To overcome these complexities, PiN diodes were designed, fabricated at high yields, tested, and interconnected on a three-inch 4H-SiC wafer to form an 11.72 cm² active area wafer-scale diode. The wafer-scale diode exhibited a breakdown voltage of 1790 V at an extremely low leakage current density of less than 0.002 mA/cm². Under pulsed conditions, the peak current through the wafer-scale diode was 64.3 kA with a forward voltage drop of 10.3 V. The dissipated energy was 382 J and the calculated action exceeded 1.7 MA²-s.

INTRODUCTION

Silicon carbide (SiC) is ideally suited for power conditioning applications due to its high temperature capability, high thermal conductivity, and high electric field strength. Although significant progress has been made in optimizing SiC material quality and fabrication, material and processing defects presently set an upper limit on SiC device area that can be fabricated at good yields. While a gate-turn-off (GTO) thyristor of 1 cm² has recently been reported [1], high yielding SiC chip sizes are still limited to 0.1 - 0.5 cm² and high power applications necessitate a large number of discrete devices operated in parallel [2]. This increases cost and complexity through wafer dicing, device soldering, and forming multiple wire bonds. The latter introduce stray inductance, while high voltage operation dictates large “keep-out” distances between devices that increase package volume/weight and reduce power density. In addition, discrete device current sharing typically necessitates ballast resistors which further increase package volume/weight and overall complexity.

The high power potential of SiC wafers can be realized with the wafer-scale interconnection methodologies, where discrete devices are fabricated on a SiC wafer each with a termination region for high breakdown voltage performance. Discrete devices are then tested and screened for predetermined electrical specifications and those that meet these criteria are interconnected with metallization to form a large wafer-scale device [3]. To overcome the drawbacks of device paralleling, discrete PiN diodes were fabricated at high yields, and diodes that passed electrical screening were successfully interconnected on wafer to form a wafer-scale PiN diode with an active area of 11.72 cm².

DISCRETE PIN DIODE DESIGN AND FABRICATION

Design of the discrete diodes is critical to maximizing yield and active area of the final interconnected wafer-scale diode. A discrete diode size that is smaller than optimal ensures excellent wafer yields, however, much of the total area is wasted with inactive regions such as edge termination. Low yields are expected from the design of a very large discrete diode size due to the detrimental effects of material and processing defects. Based on defect distribution calculations [4], a diode active area of 0.09 cm² (0.17 cm² total area) was chosen as the optimal size for maximizing area and yield. This size allows for fabrication of 207 PiN diodes on a three-inch 4H-SiC n+ substrate. For high voltage operation, n- drift epitaxial layers of 20 µm thickness are utilized with doping of 5 x 10¹⁴ cm⁻³. A beveled edge mesa was etched into the SiC and defined the anode region of the diode. A single aluminum implant done at 1000 °C formed a junction termination extension (JTE), which allows for blocking voltage close to the theoretical value (determined by the drift epitaxial layer characteristics) by minimizing field crowding at the device periphery. Subsequently, the wafer...
was annealed at >1600 °C for activation of dopants and recrystallization of ion-bombarded SiC. The diode anode and cathode regions were metalized with Ni, which was sintered at 900-1000 °C for ohmic contact formation. A detailed cross-sectional schematic of the PiN diode device can be seen in Figure 1.

Figure 1: Schematic cross-section of a discrete PiN diode prior to wafer-scale interconnection.

An initial breakdown voltage test was performed following anode metallization. Discrete diodes were selected for interconnection based on limits set for threshold voltage at a leakage current density of 0.2 mA/cm², and are shown in green on the breakdown voltage wafer map depicted in Fig. 2. An overall breakdown voltage yield of 83% was achieved. The diodes selected demonstrate sharp onsets of breakdown voltage as illustrated in Fig. 3. Diodes with higher pre-breakdown leakage currents and softer breakdown knees were excluded due to defect related long term reliability concerns [5]. Also excluded were diodes located at the wafer edges due to the higher defect densities in these areas.

Figure 2: Wafer map of PiN diode breakdown voltage (values shown are in kV). The yield is 83% (diodes in green pass) at a leakage current density of 0.2 mA/cm².

Figure 3: PiN diodes selected for wafer-scale interconnection demonstrate low leakage currents and sharp onsets of voltage breakdown.

WAFFER-SCALE INTERCONNECTION

A thick dielectric film, designed to withstand high voltage operation, was uniformly deposited on the wafer following selection of good discrete diodes (diodes that passed electrical testing). A lithographic process patterned vias over the good discrete diodes in photoresist, which was used as an etch mask. Subsequently, reactive ion etching (RIE) opened vias in the dielectric to contact the anodes of the good discrete diodes, Fig 4. Each wafer has a unique via interconnection pattern due to variations in good discrete diode locations. In a highly manufacturable process, the lithographic stepper is programmed to expose the different via pattern of each wafer. Programming of the lithographic stepper allows for exposure of a unique via interconnection pattern, without additional processing cycle-time.

Diodes that failed breakdown voltage testing remained inactive under the dielectric, as shown in Fig 4. A final metallization step interconnected the anodes of the qualified discrete diodes to form a large area wafer-scale diode, as shown in Figure 5 (a).

Figure 4: Anodes of PiN diodes passing breakdown voltage testing are interconnected across the wafer. Diodes that fail breakdown

UNCLASSIFIED: Distribution Statement A. Approved for public release
The reverse leakage current was measured before and after each high current shot. A 3.1 mF capacitor bank Pulsed-Forming-Network (PFN) was used for pulsing. The PFN is capable of producing a peak current of approximately 96 kA (~6 kA/kV of charge voltage) with a current rise time of 33 µs for a 470 µsec FWHM pulse width. The PFN is switched by a spark gap. When the PFN is switched, initial energy stored in the capacitor bank discharges through the wafer-scale diode into a resistive load. Under these pulsed conditions, the wafer-scale diode conducted a peak current of 64.3 kA with an on-state voltage drop of 10.3 V (at di/dt = 0) as shown in Fig. 7. This corresponds to a peak current density of 5.5 kA/cm² and a diode on-state resistance of 0.13 mΩ. The energy dissipated by the wafer-scale diode during this switching transient was 382 J. The calculated wafer-scale diode action (surge current integral), a key reliability parameter, exceeded 1.7 MA²-s.

High voltage operation of PiN diodes, thyristors, and other semiconductor devices is required for applications such as solar inverters and low-loss solid state transformers. Successful demonstration of a 1.8 kV wafer-scale diode has led to development work on interconnection of higher voltage PiN diodes. Discrete high voltage diodes were fabricated on three-inch n+ 4H-SiC substrates with n− drift epitaxial layers of 50 µm thickness doped at 5 x 10¹⁴ cm⁻³. The theoretical breakdown voltage value increases with the thickness of the drift epilayer. A 50 µm drift epi layer enables breakdown voltages greater than 2 kV. A triple zone JTE was used to maximize high voltage performance. Twenty four PiN diodes
were interconnected to form a 2.2 cm² active area quarter wafer diode, which exhibited a breakdown voltage of 4.5 kV at a leakage current density of 0.03 mA/cm². In addition, thirty six PiN diodes were interconnected to form a 3.1 cm² active area quarter wafer diode with a breakdown voltage of 4.0 kV at a leakage current density of 0.05 mA/cm².

CONCLUSIONS

Wafer-scale interconnection of discrete PiN diodes was developed to meet the large current handling requirements of modern power conditioning systems. Discrete PiN diodes were designed with an active area of 0.09 cm², and fabricated at a yield of 83%. They were subsequently tested and interconnected on a three-inch 4H-SiC wafer, to form a wafer-scale diode of 11.72 cm² active-area. This interconnected area is more than an order of magnitude larger than that of state of the art discrete SiC diodes, and provides significant packaging volume/weight reductions. Under reverse voltage testing, the wafer-scale interconnected diode demonstrated a breakdown voltage of 1790 V at an extremely low leakage current density of less than 0.002 mA/cm². This confirmed that wafer-scale interconnection of discrete diodes does not compromise the breakdown characteristic of the wafer-scale diode. The wafer-scale diode was mounted in a “hockey puck” package and subjected to high power pulsed testing. The diode conducted a peak current of 64.3 kA, which corresponds to a peak current density of 5.5 kA/cm². The energy dissipated was 382 J and the calculated action exceeded 1.7 MA²-s. Overall, wafer-scale interconnection techniques allow for manufacture of large device areas presently unattainable by discrete parts.

Further development of the high voltage interconnection process has produced quarter wafer PiN diodes of 2.2 cm² and 3.1 cm² active areas, which exhibited breakdown voltages 4.5 kV and 4.0 kV, respectively. On-state current characterization as well as high voltage wafer-scale interconnection will be the focus of future work.

ACKNOWLEDGEMENTS

This work was supported by Joe White and Stuart Davis of the United States Army Tank Automotive Research, Development and Engineering Center (TARDEC).

Disclaimer: Reference herein to any specific commercial company, product, process, or service by trade name, trademark, manufacturer, or otherwise, does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government or the Department of the Army (DoA). The opinions of the authors expressed herein do not necessarily state or reflect those of the United States Government or the DoA, and shall not be used for advertising or product endorsement purposes.

REFERENCES


ACRONYMS

SiC: Silicon Carbide
PiN: p-doped, intrinsic, and n-doped semiconductor layers
GTO Thyristor: Gate-Turn-Off thyristor
JTE: Junction Termination Extension
PFN: Pulsed Forming Network
FWHM: Full Width Half Maximum